### **INVERSE SHIFT ROWS SYNTHESIS REPORT**

```
# Vivado v2022.1 (64-bit)
# SW Build 3526262 on Mon Apr 18 15:47:01 MDT 2022
# IP Build 3524634 on Mon Apr 18 20:55:01 MDT 2022
# Start of session at: Fri Oct 25 17:10:55 2024
# Process ID: 78443
# Current directory:
/home/btech/cs1230322/project 5/project 5.runs/synth 1
# Command line: vivado -log shift rows.vds -product Vivado -mode batch
-messageDb vivado.pb -notrace -source shift rows.tcl
# Log file:
/home/btech/cs1230322/project 5/project 5.runs/synth 1/shift rows.vds
# Journal file:
/home/btech/cs1230322/project_5/project_5.runs/synth_1/vivado.jou
# Running On: dhd, OS: Linux, CPU Frequency: 2100.000 MHz, CPU Physical
cores: 12, Host memory: 33324 MB
#-----
source shift rows.tcl -notrace
Command: read checkpoint -auto incremental -incremental
/home/btech/cs1230322/project 5/project 5.srcs/utils 1/imports/synth 1/
aes xor 8bit.dcp
INFO: [Vivado 12-5825] Read reference checkpoint from
/home/btech/cs1230322/project 5/project 5.srcs/utils 1/imports/synth 1/
aes xor 8bit.dcp for incremental synthesis
INFO: [Vivado 12-7989] Please ensure there are no constraint changes
Command: synth design -top shift rows -part xc7a35tcpg236-1
Starting synth design
Attempting to get a license for feature 'Synthesis' and/or device
'xc7a35t'
INFO: [Common 17-349] Got license for feature 'Synthesis' and/or device
'xc7a35t'
INFO: [Vivado Tcl 4-1810] synth design options have changed between
reference and incremental; A full resynthesis will be run
INFO: [Synth 8-7079] Multithreading enabled for synth design using a
maximum of 4 processes.
INFO: [Synth 8-7078] Launching helper process for spawning children
vivado processes
INFO: [Synth 8-7075] Helper process launched with PID 78469
______
Starting Synthesize: Time (s): cpu = 00:00:02; elapsed = 00:00:02.
Memory (MB): peak = 2608.047; gain = 0.000; free physical = 21562;
free virtual = 40505
_____
INFO: [Synth 8-638] synthesizing module 'shift rows'
[/home/btech/cs1230322/project 5/project 5.srcs/sources 1/new/invshiftr
ows.vhd:32]
INFO: [Synth 8-226] default block is never used
[/home/btech/cs1230322/project 5/project 5.srcs/sources 1/new/invshiftr
ows.vhd:37]
INFO: [Synth 8-256] done synthesizing module 'shift rows' (0#1)
[/home/btech/cs1230322/project_5/project_5.srcs/sources_1/new/invshiftr
ows.vhd:32]
______
```

-----

```
Finished Synthesize: Time (s): cpu = 00:00:03; elapsed = 00:00:03.
Memory (MB): peak = 2608.047; gain = 0.000; free physical = 22682;
free virtual = 41604
_____
Finished Constraint Validation: Time (s): cpu = 00:00:03; elapsed =
00:00:04 . Memory (MB): peak = 2608.047; gain = 0.000; free physical
= 22692; free virtual = 41604
______
Start Loading Part and Timing Information
Loading part: xc7a35tcpg236-1
INFO: [Device 21-403] Loading part xc7a35tcpg236-1
Finished Loading Part and Timing Information: Time (s): cpu = 00:00:03
; elapsed = 00:00:04 . Memory (MB): peak = 2616.051 ; gain = 8.004 ;
free physical = 22691 ; free virtual = 41602
-----
Start Preparing Guide Design
______
Finished Doing Graph Differ: Time (s): cpu = 00:00:03; elapsed =
00:00:04 . Memory (MB): peak = 2616.051; gain = 8.004; free physical
= 22625; free virtual = 41537
______
Finished Preparing Guide Design : Time (s): cpu = 00:00:03 ; elapsed =
00:00:04 . Memory (MB): peak = 2616.051; gain = 8.004; free physical
= 22625 ; free virtual = 41537
-----
______
Finished RTL Optimization Phase 2: Time (s): cpu = 00:00:03; elapsed
= 00:00:04 . Memory (MB): peak = 2616.051; gain = 8.004; free
physical = 22621 ; free virtual = 41532
-----
_____
```

Incremental Synthesis Report Summary:

1. Incremental synthesis run: no

Reason for not running incremental synthesis : synth\_design options have changed between reference and incremental

```
INFO: [Synth 8-7130] Flow is switching to default flow due to
incremental criteria not met. If you would like to alter this behaviour
and have the flow terminate instead, please set the following parameter
config implementation {autoIncr.Synth.RejectBehavior Terminate}
No constraint files found.
Start RTL Component Statistics
Detailed RTL Component Info :
+---Muxes :
    4 Input 32 Bit Muxes := 1
______
Finished RTL Component Statistics
Start Part Resource Summary
Part Resources:
DSPs: 90 (col length:60)
BRAMs: 100 (col length: RAMB18 60 RAMB36 30)
_____
Finished Part Resource Summary
No constraint files found.
Start Cross Boundary and Area Optimization
______
WARNING: [Synth 8-7080] Parallel synthesis criteria is not met
Finished Cross Boundary and Area Optimization : Time (s): cpu =
00:00:05; elapsed = 00:00:06. Memory (MB): peak = 2616.051; gain =
8.004 ; free physical = 22409 ; free virtual = 41322
No constraint files found.
_____
Start Timing Optimization
Finished Timing Optimization: Time (s): cpu = 00:00:05; elapsed =
```

```
00:00:07 . Memory (MB): peak = 2616.051 ; gain = 8.004 ; free physical
= 22404 ; free virtual = 41317
______
Start Technology Mapping
______
Finished Technology Mapping: Time (s): cpu = 00:00:05; elapsed =
00:00:07 . Memory (MB): peak = 2616.051; gain = 8.004; free physical
= 22403 ; free virtual = 41316
______
Start IO Insertion
______
Start Flattening Before IO Insertion
Finished Flattening Before IO Insertion
______
Start Final Netlist Cleanup
Finished Final Netlist Cleanup
_____
Finished IO Insertion: Time (s): cpu = 00:00:07; elapsed = 00:00:08.
Memory (MB): peak = 2616.051; gain = 8.004; free physical = 22400;
free virtual = 41313
Start Renaming Generated Instances
______
Finished Renaming Generated Instances: Time (s): cpu = 00:00:07;
elapsed = 00:00:08 . Memory (MB): peak = 2616.051 ; gain = 8.004 ; free
physical = 22400; free virtual = 41313
```

| <br><br>Start Rebuilding User Hierarchy                                                                                                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                  |
| Finished Rebuilding User Hierarchy: Time (s): cpu = 00:00:07; elapsed = 00:00:08. Memory (MB): peak = 2616.051; gain = 8.004; free physical = 22400; free virtual = 41313        |
| <br><br>                                                                                                                                                                         |
| Start Renaming Generated Ports                                                                                                                                                   |
|                                                                                                                                                                                  |
| Finished Renaming Generated Ports: Time (s): cpu = 00:00:07; elapsed = 00:00:08. Memory (MB): peak = 2616.051; gain = 8.004; free physical = 22400; free virtual = 41313         |
|                                                                                                                                                                                  |
|                                                                                                                                                                                  |
| Start Handling Custom Attributes                                                                                                                                                 |
|                                                                                                                                                                                  |
| Finished Handling Custom Attributes : Time (s): cpu = 00:00:07 ; elapsed = 00:00:08 . Memory (MB): peak = 2616.051 ; gain = 8.004 ; free physical = 22400 ; free virtual = 41313 |
|                                                                                                                                                                                  |
|                                                                                                                                                                                  |
|                                                                                                                                                                                  |
|                                                                                                                                                                                  |
| Finished Renaming Generated Nets: Time (s): cpu = 00:00:07; elapsed = 00:00:08. Memory (MB): peak = 2616.051; gain = 8.004; free physical = 22400; free virtual = 41313          |
|                                                                                                                                                                                  |
|                                                                                                                                                                                  |
| Start Writing Synthesis Report                                                                                                                                                   |
|                                                                                                                                                                                  |
| Report BlackBoxes:                                                                                                                                                               |

```
| |BlackBox name |Instances |
+-+---+
+-+----+
Report Cell Usage:
+----+
+----+
|1 |LUT6 | 32|
     |IBUF |
    |OBUF |
+----+
Report Instance Areas:
+----+
   |Instance |Module |Cells |
+----+
|1 |top | 98|
+----+
Finished Writing Synthesis Report: Time (s): cpu = 00:00:07; elapsed
= 00:00:08 . Memory (MB): peak = 2616.051; gain = 8.004; free
physical = 22400 ; free virtual = 41313
Synthesis finished with 0 errors, 0 critical warnings and 1 warnings.
Synthesis Optimization Runtime : Time (s): cpu = 00.00:07; elapsed =
00:00:08 . Memory (MB): peak = 2616.051 ; gain = 8.004 ; free physical
= 22405; free virtual = 41319
Synthesis Optimization Complete: Time (s): cpu = 00:00:07; elapsed =
00:00:08 . Memory (MB): peak = 2616.059; qain = 8.004; free physical
= 22405; free virtual = 41319
INFO: [Project 1-571] Translating synthesized netlist
Netlist sorting complete. Time (s): cpu = 00:00:00; elapsed = 00:00:00
. Memory (MB): peak = 2616.059; gain = 0.000; free physical = 22491;
free virtual = 41404
INFO: [Project 1-570] Preparing netlist for logic optimization
INFO: [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).
Netlist sorting complete. Time (s): cpu = 00:00:00; elapsed = 00:00:00
. Memory (MB): peak = 2616.059; qain = 0.000; free physical = 22408;
free virtual = 41322
INFO: [Project 1-111] Unisim Transformation Summary:
No Unisim elements were transformed.
Synth Design complete, checksum: 9b8da526
INFO: [Common 17-83] Releasing license: Synthesis
17 Infos, 1 Warnings, 0 Critical Warnings and 0 Errors encountered.
synth design completed successfully
synth design: Time (s): cpu = 00:00:10; elapsed = 00:00:09. Memory
(MB): peak = 2616.059; gain = 8.012; free physical = 22619; free
virtual = 41532
INFO: [Common 17-1381] The checkpoint
'/home/btech/cs1230322/project 5/project 5.runs/synth 1/shift rows.dcp'
has been generated.
INFO: [runtcl-4] Executing: report utilization -file
shift rows utilization synth.rpt -pb shift rows utilization synth.pb
INFO: [Common 17-206] Exiting Vivado at Fri Oct 25 17:11:08 2024...
```

### INVERSE SHIFT ROWS UTILISATION REPORT

Copyright 1986-2022 Xilinx, Inc. All Rights Reserved.

\_\_\_\_\_\_ \_\_\_\_\_ | Tool Version : Vivado v.2022.1 (lin64) Build 3526262 Mon Apr 18 15:47:01 MDT 2022 | Host : dhd running 64-bit Ubuntu 20.04.3 LTS | Command : report\_utilization -file | Host shift rows utilization synth.rpt -pb shift rows utilization synth.pb | Design : shift\_rows | Device : xc7a35tcpg236-1 | Speed File : -1 | Design State : Synthesized \_\_\_\_\_\_ Utilization Design Information Table of Contents \_\_\_\_\_ 1. Slice Logic 1.1 Summary of Registers by Type 2. Memory 3. DSP 4. IO and GT Specific 5. Clocking 6. Specific Feature 7. Primitives 8. Black Boxes 9. Instantiated Netlists 1. Slice Logic +----+ Site Type | Used | Fixed | Prohibited | Available | Util% | +----+ | 32 | 0 | 0 | | Slice LUTs\* 20800 0.15 0 | 32 | LUT as Logic 0 | 0.15 0 | | LUT as Memory 0 | 0 | 9600 0.00 0 | | Slice Registers | 0 | 0 | 0.00 Register as Flip Flop | 0 | 0 | 0 | 41600 0.00 Register as Latch | 0 | 0 | 0 | 41600 0.00

| F7 Muxes |   | 0 | 0 | 0 | 16300 |
|----------|---|---|---|---|-------|
| 0.00     |   |   |   |   |       |
| F8 Muxes |   | 0 | 0 | 0 | 8150  |
| 0.00     |   |   |   |   |       |
| +        | + | + |   |   |       |

<sup>\*</sup> Warning! The Final LUT count, after physical optimizations and full implementation, is typically lower. Run opt\_design after synthesis, if not already completed, for a more realistic count.

## 1.1 Summary of Registers by Type

| +     | +            | +           | ·+           |
|-------|--------------|-------------|--------------|
| Total | Clock Enable | Synchronous | Asynchronous |
| +     | +            | +           | +            |
| 0     |              | -           | -            |
| 0     | _            | _           | Set          |
| 0     |              | -           | Reset        |
| 0     | _            | Set         | -            |
| 0     |              | Reset       | -            |
| 0     | Yes          | -           | -            |
| 0     | Yes          | -           | Set          |
| 0     | Yes          | -           | Reset        |
| 0     | Yes          | Set         | -            |
| . 0   | Yes          | Reset       | -            |
| +     | +            | +           | ++           |

## 2. Memory

| +<br>  Site Type                                    |   |    |             | •          |                                      |
|-----------------------------------------------------|---|----|-------------|------------|--------------------------------------|
| +<br>  Block RAM Tile<br>  RAMB36/FIFO*<br>  RAMB18 | 0 | 0  | 0<br>0<br>0 | 50<br>  50 | ++<br>  0.00  <br>  0.00  <br>  0.00 |
| +                                                   | + | ++ |             | +          | ++                                   |

<sup>\*</sup> Note: Each Block RAM Tile only has one FIFO logic available and therefore can accommodate only one FIFO36E1 or one FIFO18E1. However, if a FIFO18E1 occupies a Block RAM Tile, that tile can still accommodate a RAMB18E1

# 3. DSP

| +         | +    | ++    |            |           | ++    |
|-----------|------|-------|------------|-----------|-------|
| Site Type | Used | Fixed | Prohibited | Available | Util% |
|           |      |       | 0          |           | 0.00  |

### 4. IO and GT Specific

| +                           | -+  |    | -+- |     | -+ |     | -+ |       |   |
|-----------------------------|-----|----|-----|-----|----|-----|----|-------|---|
| ++<br>  Site Type<br>Util%  |     |    |     |     |    |     |    |       |   |
| ++                          | - — |    | - т |     |    |     | т  |       |   |
| Bonded IOB                  | ī   | 66 | ī   | 0   | ı  | 0   | ı  | 106   | ı |
| 62.26                       |     | 00 |     | O   |    | O   |    | 100   |   |
| Bonded IPADs                | ī   | 0  | ī   | 0   | ı  | 0   | ı  | 10    |   |
| 0.00                        | Ċ   |    | Ċ   |     | Ċ  |     |    |       |   |
| Bonded OPADs                |     | 0  |     | 0   |    | 0   |    | 4     |   |
| 0.00                        |     |    |     |     |    |     |    |       |   |
| PHY_CONTROL                 |     | 0  |     | 0   |    | 0   |    | 5     |   |
| 0.00                        |     |    |     |     |    |     |    |       |   |
| PHASER_REF                  |     | 0  |     | 0   |    | 0   |    | 5     |   |
| 0.00                        |     |    |     |     |    |     |    |       |   |
| OUT_FIFO                    |     | 0  |     | 0   |    | 0   |    | 20    |   |
| 0.00                        |     |    |     |     |    |     |    |       |   |
| IN_FIFO                     |     | 0  |     | 0   |    | 0   |    | 20    |   |
| 0.00                        |     | 0  |     | 0   |    | 0   |    | F     |   |
| IDELAYCTRL                  | -   | 0  | ١   | 0   |    | 0   | ı  | 5     |   |
| 0.00  <br>  IBUFDS          |     | 0  |     | 0   | 1  | 0   |    | 1 0 4 |   |
| 0.00                        | -   | 0  | -   | 0   | ı  | 0   | ı  | 104   |   |
| GTPE2 CHANNEL               | ı   | 0  | 1   | 0   | ı  | 0   | 1  | 2     |   |
| 0.00                        | -   | O  | -   | O   | -  | O   | -  | 2     |   |
| PHASER_OUT/PHASER_OUT_PHY   | ī   | 0  | ī   | 0   | ı  | 0   | ı  | 20    |   |
| 0.00                        |     | Ü  |     | · · | '  | · · |    | 20    |   |
| PHASER IN/PHASER IN PHY     | ī   | 0  | ī   | 0   | 1  | 0   | ı  | 20    |   |
| 0.00                        |     |    | ·   |     | ·  |     | ·  |       |   |
| IDELAYE2/IDELAYE2 FINEDELAY |     | 0  |     | 0   |    | 0   |    | 250   |   |
| 0.00                        |     |    |     |     |    |     |    |       |   |
| IBUFDS_GTE2                 |     | 0  |     | 0   |    | 0   |    | 2     |   |
| 0.00                        |     |    |     |     |    |     |    |       |   |
| ILOGIC                      |     | 0  |     | 0   |    | 0   |    | 106   |   |
| 0.00                        |     |    |     |     |    |     |    |       |   |
| OLOGIC                      |     | 0  |     | 0   |    | 0   |    | 106   |   |
| 0.00                        |     |    |     |     |    |     |    |       |   |
| +                           | -+  |    | -+- |     | -+ |     | +  |       |   |

5. Clocking

-----

| + |            | +    | +     | +          | +         | ++    |
|---|------------|------|-------|------------|-----------|-------|
| į | Site Type  | Used | Fixed | Prohibited | Available | Util% |
|   | BUFGCTRL   | l 0  | l 0   | 0          | 32        | 0.00  |
|   | BUFIO      | 0    | 0     | 0          | 20        | 0.00  |
|   | MMCME2 ADV | 0    | 0     | 0          | 5         | 0.00  |
|   | PLLE2 ADV  | 0    | 0     | 0          | 5         | 0.00  |
|   | BUFMRCE    | 0    | 0     | 0          | 10        | 0.00  |
|   | BUFHCE     | 0    | 0     | 0          | 72        | 0.00  |
|   | BUFR       | 0    | 0     | 0          | 20        | 0.00  |
| + |            | +    | +     | +          | +         | ++    |

### 6. Specific Feature

\_\_\_\_\_\_

| Site Type   | Used | Fixed | Prohibited | Available | <br>  Util% |
|-------------|------|-------|------------|-----------|-------------|
| BSCANE2     | 1 0  | 1 0   | 0          | 4         | 0.00        |
| CAPTUREE2   | 0    | 0     | 0          | 1         | 0.00        |
| DNA PORT    | 0    | 0     | 0          | 1         | 0.00        |
| EFUSE_USR   | 0    | 1 0   | 0          | 1         | 0.00        |
| FRAME_ECCE2 | 0    | 1 0   | 0          | 1         | 0.00        |
| ICAPE2      | 0    | 1 0   | 0          | 2         | 0.00        |
| PCIE_2_1    | 0    | 1 0   | 0          | 1         | 0.00        |
| STARTUPE2   | 0    | 1 0   | 0          | 1         | 0.00        |
| XADC        | 0    | 0     | 0          | 1         | 0.00        |
|             | +    | +     | +          | +         | +           |

### 7. Primitives

\_\_\_\_\_

| +                        | ++<br>  Used  <br>++ | Functional Category |
|--------------------------|----------------------|---------------------|
| IBUF<br>  OBUF<br>  LUT6 | 34   32   32         | IO  <br>IO  <br>LUT |

#### 8. Black Boxes

\_\_\_\_\_

+----+ | Ref Name | Used | +----+

### 9. Instantiated Netlists

\_\_\_\_\_\_

+----+ | Ref Name | Used | +----+